Introduction to Universial Verification Methodology
Publication details: Chhattisgarh: Shine Book Publishing, 2024Edition: 1Description: 248ISBN:- 9788197374043
- 004.22 KHA
| Item type | Current library | Collection | Call number | Copy number | Status | Date due | Barcode | Item holds | |
|---|---|---|---|---|---|---|---|---|---|
Book
|
Alliance School of Applied Engineering | Electronics and Communication Engineering | 004.22 KHA (Browse shelf(Opens below)) | 2 | Available | E16456 | |||
Book
|
Alliance School of Applied Engineering | Electronics and Communication Engineering | 004.22 KHA (Browse shelf(Opens below)) | 1 | Checked out | 20/12/2025 | E16455 |
Browsing Alliance School of Applied Engineering shelves, Collection: Electronics and Communication Engineering Close shelf browser (Hides shelf browser)
| 004.22 KHA Introduction to Universial Verification Methodology | 004.22 KHA Introduction to Universial Verification Methodology | 621.31 HUS Fundamentals of Electrical Engineering | 621.31 HUS Fundamentals of Electrical Engineering |
UVM is a methodology based on SystemVerilog language and is not a language on its own. It is a standardized methodology that defines several best practices in verification to enable efficiency in terms of reuse and is also currently part of IEEE 1800.2 working group. Universal Verification Methodology (UVM) verification is a set of standards, tools, and APIs for creating a universal way of verifying designs. This API/ methodology is meant for building functional testbenches for SoCs. UVM being constructed in SystemVerilog is supported by simulators from all vendors, enabling you to be more productive during the digital design process. End users can consider it a toolbox with tools and instructions for important verification tasks. This book is for people who want to get an overview of UVM. Generally, the books which are published on UVM are ten times more expensive than this book. In this book, you can find sufficient number of examples to understand any topic in UVM. After reading this book, you would be able to implement, and figure out different ways to verify any design under consideration using Universal Verification Methodology (UVM).
There are no comments on this title.