Image from Google Jackets

SystemVerilog for Hardware Description: RTL Design and Verification

By: Publication details: Pune: Springer, 2021Description: 252ISBN:
  • 9789811544071
Subject(s): DDC classification:
  • 621.951 TAR
Summary: This book introduces the reader to FPGA based design for RTL synthesis. It describes simple to complex RTL design scenarios using SystemVerilog. The book builds the story from basic fundamentals of FPGA based designs to advance RTL design and verification concepts using SystemVerilog. It provides practical information on the issues in the RTL design and verification and how to overcome these. It focuses on writing efficient RTL codes using SystemVerilog, covers design for the Xilinx FPGAs and also includes implementable code examples. The contents of this book cover improvement of design performance, assertion based verification, verification planning, and architecture and system testing using FPGAs. The book can be used for classroom teaching or as a supplement in lab work for undergraduate and graduate coursework as well as for professional development and training programs. It will also be of interest to researchers and professionals interested in the RTL design for FPGA and ASIC.
List(s) this item appears in: New Arrivals July 2025 - Engineering
Tags from this library: No tags from this library for this title. Log in to add tags.
Star ratings
    Average rating: 0.0 (0 votes)
Holdings
Item type Current library Collection Call number Copy number Status Date due Barcode Item holds
Reference Book Reference Book Alliance School of Applied Engineering Electronics and Communication Engineering 621.951 TAR (Browse shelf(Opens below)) 1 Not for loan E15928
Book Book Alliance School of Applied Engineering Electronics and Communication Engineering 621.951 TAR (Browse shelf(Opens below)) 2 Available E15929
Book Book Alliance School of Applied Engineering Electronics and Communication Engineering 621.951 TAR (Browse shelf(Opens below)) 3 Available E15930
Total holds: 0

This book introduces the reader to FPGA based design for RTL synthesis. It describes simple to complex RTL design scenarios using SystemVerilog. The book builds the story from basic fundamentals of FPGA based designs to advance RTL design and verification concepts using SystemVerilog. It provides practical information on the issues in the RTL design and verification and how to overcome these. It focuses on writing efficient RTL codes using SystemVerilog, covers design for the Xilinx FPGAs and also includes implementable code examples. The contents of this book cover improvement of design performance, assertion based verification, verification planning, and architecture and system testing using FPGAs. The book can be used for classroom teaching or as a supplement in lab work for undergraduate and graduate coursework as well as for professional development and training programs. It will also be of interest to researchers and professionals interested in the RTL design for FPGA and ASIC.

There are no comments on this title.

to post a comment.